7f0ce89d2b
* First pass at optimizing ale to autoload First off, the structure/function names should be revised a bit, but I will wait for @w0rp's input before unifying the naming style. Second off, the docs probably need some more work, I just did some simple find-and-replace work. With that said, this pull brings major performance gains for ale. On my slowest system, fully loading ale and all its code takes around 150ms. I have moved all of ale's autoload-able code to autoload/, and in addition, implemented lazy-loading of linters. This brings load time on that same system down to 5ms. The only downside of lazy loading is that `g:ale_linters` cannot be changed at runtime; however, it also speeds up performance at runtime by simplfying the logic greatly. Please let me know what you think! Closes #59 * Address Travis/Vint errors For some reason, ale isn't running vint for me... * Incorporate feedback, make fixes Lazy-loading logic is much improved. * Add header comments; remove incorrect workaround * Remove unneeded plugin guards * Fix lazy-loading linter logic Set the wrong variable.... * Fix capitialization
52 lines
1.4 KiB
VimL
52 lines
1.4 KiB
VimL
" Author: Masahiro H https://github.com/mshr-h
|
|
" Description: iverilog for verilog files
|
|
|
|
if exists('g:loaded_ale_linters_verilog_iverilog')
|
|
finish
|
|
endif
|
|
|
|
let g:loaded_ale_linters_verilog_iverilog = 1
|
|
|
|
function! ale_linters#verilog#iverilog#Handle(buffer, lines)
|
|
" Look for lines like the following.
|
|
"
|
|
" tb_me_top.v:37: warning: Instantiating module me_top with dangling input port 1 (rst_n) floating.
|
|
" tb_me_top.v:17: syntax error
|
|
" memory_single_port.v:2: syntax error
|
|
" tb_me_top.v:17: error: Invalid module instantiation
|
|
let pattern = '^[^:]\+:\(\d\+\): \(warning\|error\|syntax error\)\(: \(.\+\)\)\?'
|
|
let output = []
|
|
|
|
for line in a:lines
|
|
let l:match = matchlist(line, pattern)
|
|
|
|
if len(l:match) == 0
|
|
continue
|
|
endif
|
|
|
|
let line = l:match[1] + 0
|
|
let type = l:match[2] ==# 'warning' ? 'W' : 'E'
|
|
let text = l:match[2] ==# 'syntax error' ? 'syntax error' : l:match[4]
|
|
|
|
call add(output, {
|
|
\ 'bufnr': a:buffer,
|
|
\ 'lnum': line,
|
|
\ 'vcol': 0,
|
|
\ 'col': 1,
|
|
\ 'text': text,
|
|
\ 'type': type,
|
|
\ 'nr': -1,
|
|
\})
|
|
endfor
|
|
|
|
return output
|
|
endfunction
|
|
|
|
call ale#linter#Define('verilog', {
|
|
\ 'name': 'iverilog',
|
|
\ 'output_stream': 'stderr',
|
|
\ 'executable': 'iverilog',
|
|
\ 'command': g:ale#util#stdin_wrapper . ' .v iverilog -t null -Wall',
|
|
\ 'callback': 'ale_linters#verilog#iverilog#Handle',
|
|
\})
|